

## BRAC UNIVERSITY

CSE 350: Digital Electronics and Pulse techniques

Exp-02: Analysis of the binary weighted D/A converter

| Name: | Mehren  | Mallick Fiona | Section: 04 |
|-------|---------|---------------|-------------|
| **    | 2301044 |               | Group: 12   |

## **Objectives**

- 1. To construct binary weighted D/A converter
- 2. Verifying that the digital signal is converted to a proportional analog signal

## Equipment and component list

## Equipment

- 1. Digital Multimeter
- 2. DC power supply

### Component

- Operational amplifier UA741 x1 piece
- Resistors -
  - ♦ 10 ΚΩ x1 piece

- 2.5 KΩ x1 piece
- 4 1.25 KΩ x1 piece
- 1 KΩ x1 piece





# Task-01: Binary weighted D/A converter THEORY

A four bit converter will have 2<sup>4</sup> = 16 input combinations. Consequently, the converter will show 16 different output analog voltage levels for 16 different input combinations.

Case 1: 
$$(D, C, B, A) = (0, 0, 0, 1)$$

The voltage across  $R_1$  is 5V. So, the current through  $R_1$  is  $I_A = 0.5$  mA. Since the current into the op-amp input terminals are negligible, this 0.5 mA current will flow through the  $R_F$  resistance. Hence, the voltage across the resistance  $R_F$  is,  $V_{RF} = 0.5$  mA × 1 K $\Omega = 0.5$  V. Consequently, the output voltage is -0.5V.

#### Case 2: (D, C, B, A) = (0, 0, 1, 0)

The voltage across  $R_1/2$  is 5V. So, the current through  $R_1/2$  is  $I_B=1$  mA. Since the current into the op-amp input terminals are negligible, this 1 mA current will flow through the RF resistance. Hence, the voltage across the resistance  $R_F$  is,  $V_{RF}=1$  mA  $\times$  1 K $\Omega=1$ V. Consequently, the output voltage is -1V.

#### Case 3: (D, C, B, A) = (0, 0, 1, 1)

The voltage across  $R_1$  is 5V and the voltage across  $R_1/2$  is 5V. The current through  $R_1$  is  $I_A = 0.5$  mA and the current through  $R_1/2$  is  $I_B = 1$  mA. So, the total current through the resistance is 1.5 mA. Hence, the voltage across the resistance  $R_F$  is,  $V_{RF} = 1.5$  mA  $\times$  1 K $\Omega = 1.5$ V. Consequently, the output voltage is -1.5V.

Similarly, we can calculate the output voltage for any other input combination. The relationship between the digital input values and the corresponding analog output levels is presented in the staircase plot in figure 2.

The output is a negative going staircase waveform with 15 steps of -0.5V each. In practice, due to the variations in the logic HIGH voltage levels, all the steps will not have the same size. The value of the feedback resistor RF changes the size of the steps. Thus, a desired size for a step can be obtained by connecting an appropriate feedback resistor. The only condition to look out for is that the maximum and minimum output voltages should not go beyond the saturation levels of the op-amp. We can find that the output voltage is defined by the expression:

$$V_{O} = \left(\frac{V_{A}}{R_{1}} + \frac{V_{B} \times 2}{R_{1}} + \frac{V_{C} \times 4}{R_{1}} + \frac{V_{D} \times 8}{R_{1}}\right) \times (-R_{F})$$
 (1)



Figure 2: Staircase plot of output vs input in binary weighted D/A converter.

The x-axis of the plot represents the digital input values expressed in binary form. The y-axis represents the analog output voltage levels generated by the DAC in response to these digital inputs. The staircase appearance of the plot reflects the quantization process inherent in DAC operation. Each step corresponds to a specific digital input value, resulting in a discrete change in the analog output. This quantization means that the output can only take on certain values. The height of each step in the staircase plot indicates the resolution or step size of the DAC. A higher resolution DAC will have smaller steps, allowing for finer adjustments in the analog output. Conversely, a DAC with lower resolution will have larger steps, resulting in a more abrupt change in output for each increment in digital input. To find the resolution, one just needs to find the change in output analog voltage for one LSB change in digital input. As this DAC circuit is fundamentally an inverting summing amplifier, the output is negative, and decreases as we increase the digital input. This is the result of the inverting nature of this configuration.

## Task-02: R/2R Ladder D/A converter THEORY



Figure 2: R/2R ladder D/A converter

A digital to analog converter with R and 2R resistors is shown in figure 2.

As in the binary-weighted resistors converter, the binary inputs are simulated by the switches A-D and the output is proportional to the binary inputs. Binary inputs can be either in the HIGH (+5V) or LOW (0V) state.

The circuit can be solved using thevenin theorem. We will obtain an output vs input plot similar to that in figure 3 for this converter as well. We can find that the output voltage is defined by the expression:

$$V_O = (\frac{V_A}{8} + \frac{V_B}{4} + \frac{V_C}{2} + V_D) \times (-\frac{R_F}{R_2})$$
 (2)

## Procedure:

- 1. Construct the circuits on a breadboard. Supply +15V and -15V to the op amp.
- Consider the HIGH input to be 5V and the LOW input to be 0V.
- 3. Use a multimeter to measure the output voltage for different input combinations. This output voltage is the 'analog' output signal. Fill up tables 1 and 2.
- Complete the tasks.

## Precautions:

- For the digital inputs, do not use the switches from the trainer board. The DAC
  might not work properly due to the current limit of the switches. You can use the
  5V source of the trainer board or use DC power supply. If you are using multiple
  power supplies (trainer board and DC power supply simultaneously), make sure
  to connect the grounds of each individual supply.
- 2. For the op amp supply voltage, use the +15V and -15V from the trainer board (top left). Make sure to adjust the knobs to get the desired voltages.
- Use a minimal number of wires. Unnecessary wiring increases the probability of errors.
- Build the circuit similar to the layout of the given circuit diagram, such that debugging is easier if anything goes wrong.

<u>Data Tables</u>
In all the data tables, write the input combinations in ascending order.

| SL | V <sub>D</sub> (V) | V <sub>c</sub> (V) | V <sub>B</sub> (V) | V <sub>A</sub> (V) | V <sub>Y</sub> (V) |
|----|--------------------|--------------------|--------------------|--------------------|--------------------|
| 0  | 0                  | 0                  | 0                  | 0                  | 2.1mV              |
| 1  | 0                  | 0                  | 0                  | 5                  | -0.494             |
| 2  | 0                  | 0                  | 5.                 | 0                  | -0.97              |
| 3  | 0                  | 0                  | 5                  | 5                  | -1.42              |
| 4  | 0                  | 5                  | 0                  | 0                  | -1.83V             |
| 5  | 0                  | 5                  | 0                  | 5                  | -213V              |
| 6  | 0                  | 5                  | 5                  | 6                  | -2.6V              |
| 7  | 0                  | 5                  | 5                  | 5                  | -B.BV              |
| 8  | 5                  | 0                  | 0                  | 0                  | -4.0XV             |
| 9  | 5                  | 0                  | 0                  | 5                  | -4.55×             |
| 10 | 5                  | 0                  | 5                  | 0                  | -5.0V              |
| 11 | 5                  | 0                  | 5                  | 5                  | -5.5~              |
| 12 | 5                  | 5                  | 0                  | 0                  | -5.89 V            |
| 13 | 5                  | 5                  | 0                  | 5                  | -6.32              |
| 14 | 5                  | 5                  | 5                  | 0                  | -6.85V             |
| 15 | 5                  | 5                  | 5                  | 5                  | -7.33V             |

Table 1: Table for binary-weighted D/A converter

| SL | V <sub>D</sub> (V) | V <sub>c</sub> (V) | <b>V</b> <sub>B</sub> (V) | V <sub>A</sub> (V) | V <sub>Y</sub> (V) |
|----|--------------------|--------------------|---------------------------|--------------------|--------------------|
| 0  | 0                  | 0                  | 0                         | 0                  | 2.9 mV             |
| 1  | o see all a        | 0                  | 0                         | 5                  | -D.G.V             |
| 2  | 0                  | 0 11               | 5                         | O                  | -4.284             |
| 3  | 0                  | 0                  | 5                         | 5                  | -1-981             |
| 4  | 0                  | -5.                | 0                         | 0                  | -2.5V              |
| 5  | 0                  | 5                  | 0                         | 5,                 | -3,2V              |
| 6  | 0                  | 5                  | 5                         | 0                  | -3.782             |
| 7  | 0                  | 5                  | 5                         | 5                  | -3.78V<br>-4.48V   |
| 8  | 5                  | 0                  | 0                         | 0                  | -5 V               |
| 9  | 5                  | 0                  | 0                         | 5.                 | -5.71              |
| 10 | 5                  | 0                  | 5                         | 0                  | -6.2×              |
| 11 | 5                  | 0                  | 5                         | 5                  | -6.9V              |
| 12 | 5                  | 5                  | 0                         | 0                  | -ヌ.5 ٧             |
| 13 | 5                  | 5                  | 0                         | 5                  | -7.5V<br>-8.2V     |
| 14 | . 15               | 5                  | 5                         | 0                  | -8.8V              |
| 15 | 5                  | 5                  | 5                         | 5                  | -9.5V              |



Table 2: Table for R/2R ladder D/A converter

Signature

## Lab Task-01:

Find the resolution of both D/A converters..

| September 1 | Binary Weighted DAC | 1-0.43 Villa      | Mo is properly |
|-------------|---------------------|-------------------|----------------|
|             | R/2R ladder DAC     | gando. XIV sir is | - modt namol   |
|             | old generally       | ray on Me car     | Hor sonotolor  |

Schoon binny anglied DAC and R- 28 Liter DAC. the

mighted DAC reads many pieces resistors with long

mune arrunale and on the strong mind binoup

recession to increase the regulars support inthats

Lab Task-02:

For both the D/A converters, change the value of  $R_F$  (feedback resistance) to  $0.5 \times R_F$  and then to  $2 \times R_F$ . For each case, measure output voltage for any two consecutive input combinations and calculate the step sizes. Does the effect on step size match with the theory?

|        |                    | (0000)              | (0001)          |
|--------|--------------------|---------------------|-----------------|
|        | 24 hoppor          | Binary Weighted DAC | R/2R ladder DAC |
|        | 0.5×R <sub>F</sub> | -271017mV           | -490,5mV        |
| y-1-x. | $2 \times R_F$     | 0.07.7V             | -1.9623         |
|        | Step Size          | 07973V              | 1475V           |

05RF 0001 -2447

Yes, the edlect of Ry on stepsize 000,750.98100V match with theory as we can see 2RF 0000-15.0MV that stepsize or both cases is proportional

to increment/decrement of Ppin go of good



### Report

Please answer the following questions briefly in the given space.

1. How can you get output lower than -15 V in the above D/A converter?

Ans. We shouldn't go beyond our designated range it our DAC is properly constructed but if we want to get output lower than -15, we can simply increase the reterence rollage on we can increase the feedback resistour to increase the negative output no Hage.

- 2. Briefly discuss which of the two converters is better in a practical scenario.

  Between binary weighted DAC and R-2R Lader DAC, the R-2R Lader is better because its easier to design and more accurate and on the other hand binary helghted DAC needs many precise resistons with larger value differences which becomes difficult to implement for more bits.
- Write a discussion and include the following: your overall experience, accuracy of the measured data, difficulties experienced, and your thoughts on those.

the experiment was interesting as it helped us to understand the concept of convension of digital signals to analog. And the measured data were mostly accurate with some dilberonces. We faced a lot of difficulties with our trainer bound. It all was okay, we could whap it up nicely with no issues.

4. Plot the results obtained in table 1 and 2 in the given graph papers. Keep the serial no of inputs in the horizontal axis and the output voltages in the vertical axis.

